Test produktionsbedingter Laufzeitfehler in hochintegrierten, digitalen Schaltungen
Datei | Größe | Format | |
---|---|---|---|
E-Diss917_Meyer.pdf | 2.05 MB | Adobe PDF | Anzeigen |
Sonstige Titel: | Production test of delay faults in digital VLSI circuits | Autor/Autorin: | Meyer, Volker H.-W. | BetreuerIn: | Anheier, Walter | 1. GutachterIn: | Thiele, Georg | Weitere Gutachter:innen: | Lohmann, Boris | Zusammenfassung: | The increasing clock frequencies have led to new fault effects of production defects. These so called "delay faults" have to be adressed by todays production test. The research work which was supported by Philips Semiconductors, Hamburg, provides an introduction into the problems of delay fault testing in a production environment. A test pattern generator for path delay faults has been developed. Furthermore, different classes of test quality have been defined. The investigations focus on the properties of this classes of test quality. At the end of the thesis, the next fault effects, so called signal integrity faults, are introduced which will occur as the operating clocks continue to increase. Based on their relationship with delay faults it is discussed how a test pattern generator for such faults could be constructed. |
Schlagwort: | Verzögerungsfehler; Produktionstest; Testmustergenerierung; Fehlersimulation | Veröffentlichungsdatum: | 17-Dez-2003 | Dokumenttyp: | Dissertation | Zweitveröffentlichung: | no | URN: | urn:nbn:de:gbv:46-diss000009177 | Institution: | Universität Bremen | Fachbereich: | Fachbereich 01: Physik/Elektrotechnik (FB 01) |
Enthalten in den Sammlungen: | Dissertationen |
Seitenansichten
229
checked on 22.12.2024
Download(s)
32
checked on 22.12.2024
Google ScholarTM
Prüfe
Alle Ressourcen in diesem Repository sind urheberrechtlich geschützt.