HDL-based Synthesis of Reversible Circuits : A Scalable Design Approach
Datei | Beschreibung | Größe | Format | |
---|---|---|---|---|
00106518-1.pdf | 2.01 MB | Adobe PDF | Anzeigen |
Sonstige Titel: | HDL-basierte Synthese reversibler Schaltungen Ein skalierbarer Designansatz | Autor/Autorin: | Al-Wardi, Zaid Saleem ![]() |
BetreuerIn: | Drechsler, Rolf ![]() |
1. GutachterIn: | Drechsler, Rolf ![]() |
Weitere Gutachter:innen: | Wille, Robert | Zusammenfassung: | Reversible computing is a promising research field due to its applications in several emerging technologies. Accordingly, several approaches for the design of reversible circuits have been introduced. Hardware Description Languages approach scales better than other methodologies, however, its main drawback is substantial amounts of additional circuit lines. This dissertation is an important step towards an elaborated scalable design flow of reversible circuits. In which, HDL-based design of reversible circuit is optimised, with line-awareness considered as the main objective. A line-aware programming style for a dedicated reversible hardware description language SyReC is proposed. Another contribution is a line-aware computation of HDL expressions. Reversible circuits' synthesis from a conventional hardware description language (VHDL) is examined. Finally, syntactical extensions to the dedicated hardware description language SyReC are suggested. |
Schlagwort: | Reversible Circuits; Synthesis; Hardware Description Languages; Scalable | Veröffentlichungsdatum: | 23-Apr-2018 | Dokumenttyp: | Dissertation | Zweitveröffentlichung: | no | URN: | urn:nbn:de:gbv:46-00106518-15 | Institution: | Universität Bremen | Fachbereich: | Fachbereich 03: Mathematik/Informatik (FB 03) |
Enthalten in den Sammlungen: | Dissertationen |
Seitenansichten
362
checked on 03.04.2025
Download(s)
104
checked on 03.04.2025
Google ScholarTM
Prüfe
Alle Ressourcen in diesem Repository sind urheberrechtlich geschützt.