SystemC Through the Looking Glass : Non-Intrusive Analysis of Electronic System Level Designs in SystemC
File | Description | Size | Format | |
---|---|---|---|---|
00105775-1.pdf | 5.08 MB | Adobe PDF | View/Open |
Other Titles: | SystemC hinter den Spiegeln : Nichtinvasive Analyse von SystemC-Systemdesigns | Authors: | Stoppe, Jannis Ulrich | Supervisor: | Wille, Robert | 1. Expert: | Drechsler, Rolf | Experts: | Edelkamp, Stefan | Abstract: | Due to the ever increasing complexity of hardware and hardware/software co-designs, developers strive for higher levels of abstractions in the early stages of the design flow. To address these demands, design at the Electronic System Level (ESL) has been introduced. SystemC currently is the "de-facto standard" for ESL design. The extraction of data from system designs written in SystemC is thereby crucial e.g. for the proper understanding of a given system. However, no satisfactory support of reflection/introspection of SystemC has been provided yet. Previously proposed methods for this purpose %introduced to achieve the goal nonetheless either focus on static aspects only, restrict the language means of SystemC, or rely on modifications of the compiler and/or parser. In this thesis, approaches that overcome these limitations are introduced, allowing the extraction of information from a given SystemC design without changing the SystemC library or the compiler. The proposed approaches retrieve both, static and dynamic (i.e. run-time) information. |
Keywords: | ESL; SystemC; Analyse; VHDL; Verilog; Design | Issue Date: | 7-Feb-2017 | Type: | Dissertation | Secondary publication: | no | URN: | urn:nbn:de:gbv:46-00105775-16 | Institution: | Universität Bremen | Faculty: | Fachbereich 03: Mathematik/Informatik (FB 03) |
Appears in Collections: | Dissertationen |
Page view(s)
590
checked on Nov 22, 2024
Download(s)
132
checked on Nov 22, 2024
Google ScholarTM
Check
This item is licensed under a Creative Commons License